首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 77.1-dB-SNDR 6.25-MHz-BW Pipeline SAR ADC With Enhanced Interstage Gain Error Shaping and Quantization Noise Shaping
【24h】

A 77.1-dB-SNDR 6.25-MHz-BW Pipeline SAR ADC With Enhanced Interstage Gain Error Shaping and Quantization Noise Shaping

机译:A 77.1-DB-SNDR 6.25-MHz-BW管道SAR ADC,具有增强的级间增益误差整形和量化噪声整形

获取原文
获取原文并翻译 | 示例
       

摘要

This article presents an enhanced interstage gain error shaping (GES) technique that adopts a digital error feedback (DEF) method to address the truncation error in the prior implementation, which can extend the interstage gain error tolerance by five times. The proposed DEF technique does not introduce additional errors as it operates purely in the digital domain. This article also proposes a first-order passive quantization noise shaping (NS) technique that reduces the input-pair ratio of the two-input-pair comparator by 2.7 times, thus alleviating the noise penalty caused by using a multiple-input-pair comparator. A prototype analog-to-digital converter (ADC) equipped with the proposed techniques in a 40-nm CMOS technology achieves a 77.1-dB signal-to-noise-and-distortion ratio (SNDR) over 6.25-MHz bandwidth while operating at 100 MS/s and consuming 1.38 mW. It achieves a 173.7-dB Schreier figure of merit (FoM).
机译:本文提高了增强的级间增益误差整形(GES)技术,其采用数字误差反馈(DEF)方法来解决先前实现中的截断误差,这可以将级间增益误差容忍延长五次。当纯粹在数字域中运行时,所提出的DEF技术不会引入额外的错误。本文还提出了一流的被动量化噪声整形(NS)技术,其将两输入对比较器的输入对比率降低了2.7倍,从而减轻了使用多输入对比较器引起的噪声惩罚。配备有40nm CMOS技术中所提出的技术的原型模数转换器(ADC)在100时在6.25-MHz带宽上实现了77.1dB的信噪比和失真率(SNDR) MS / S消耗1.38 MW。它达到了173.7-DB施莱尔的优点(FOM)。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号