...
首页> 外文期刊>Journal of Circuits, Systems, and Computers >LOW POWER FULL SEARCH BLOCK MATCHING MOTION ESTIMATION VLSI ARCHITECTURES
【24h】

LOW POWER FULL SEARCH BLOCK MATCHING MOTION ESTIMATION VLSI ARCHITECTURES

机译:低功耗全搜索块匹配运动估计VLSI体系结构

获取原文
获取原文并翻译 | 示例
           

摘要

Power consumption is very critical for portable video applications. During compression, the motion estimation unit consumes the largest portion of power since it performs a huge amount of computation. Different low power architectures for implementing the full-search block-matching (FSBM) motion estimation are discussed. Also, architectural enhancements to further reduce the power consumed during FSBM motion estimation without sacrificing throughput or optimality are presented. The proposed approach achieves these power savings by disabling portions of the architecture that perform unnecessary computations. A comparison between the different architectures including our enhancements and others is presented using simulation and analytical analysis. Different benchmarks are used to test and compare the discussed architectures. Analytical and simulation results show the effectiveness of the enhancements.
机译:功耗对于便携式视频应用至关重要。在压缩期间,运动估计单元消耗最大的功率部分,因为它执行大量的计算。讨论了用于实现全搜索块匹配(FSBM)运动估计的不同低功耗架构。另外,提出了在不牺牲吞吐量或最优性的情况下进一步减小FSBM运动估计期间消耗的功率的体系结构增强。所提出的方法通过禁用体系结构中执行不必要计算的部分来实现这些功耗节省。使用模拟和分析分析,对包括我们的增强功能和其他增强功能在内的不同体系结构进行了比较。使用不同的基准测试和比较讨论的体系结构。分析和仿真结果表明了增强的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号