...
首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >A low-power VLSI architecture for full-search block-matching motion estimation
【24h】

A low-power VLSI architecture for full-search block-matching motion estimation

机译:用于全搜索块匹配运动估计的低功耗VLSI架构

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents an architectural enhancement to reduce the power consumption of the full-search block-matching (FSBM) motion estimation. Our approach is based on eliminating unnecessary computation using conservative approximation. Augmenting the estimation technique to a conventional systolic-architecture-based VLSI motion estimation reduces the power consumption by a factor of 2, while still preserving the optimal solution and the throughput. A register-transfer level implementation as well as simulation results on benchmark video clips are presented.
机译:本文提出了一种体系结构增强功能,以减少全搜索块匹配(FSBM)运动估计的功耗。我们的方法基于使用保守逼近消除不必要的计算。将估计技术增强为基于常规基于脉动体系结构的VLSI运动估计,可将功耗降低2倍,同时仍保留最佳解决方案和吞吐量。给出了寄存器传输级的实现以及基准视频剪辑的仿真结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号