首页> 外文期刊>International journal of reconfigurable computing >FPGA Implementation of Reconfigurable Finite State Machine with Input Multiplexing Architecture Using Hungarian Method
【24h】

FPGA Implementation of Reconfigurable Finite State Machine with Input Multiplexing Architecture Using Hungarian Method

机译:输入复用架构的匈牙利可重构有限状态机的FPGA实现

获取原文
获取原文并翻译 | 示例
           

摘要

The mathematical model for designing a complex digital system is a finite state machine (FSM). Applications such as digital signal processing (DSP) and built-in self-test (BIST) require specific operations to be performed only in the particular instances. Hence, the optimal synthesis of such systems requires a reconfigurable FSM. The objective of this paper is to create a framework for a reconfigurable FSM with input multiplexing and state-based input selection (Reconfigurable FSMIM-S) architecture. The Reconfigurable FSMIM-S architecture is constructed by combining the conventional FSMIM-S architecture and an optimized multiplexer bank (which defines the mode of operation). For this, the descriptions of a set of FSMs are taken for a particular application. The problem of obtaining the required optimized multiplexer bank is transformed into a weighted bipartite graph matching problem where the objective is to iteratively match the description of FSMs in the set with minimal cost. As a solution, an iterative greedy heuristic based Hungarian algorithm is proposed. The experimental results from MCNC FSM benchmarks demonstrate a significant speed improvement by 30.43% as compared with variation-based reconfigurable multiplexer bank (VRMUX) and by 9.14% in comparison with combination-based reconfigurable multiplexer bank (CRMUX) during field programmable gate array (FPGA) implementation.
机译:设计复杂数字系统的数学模型是有限状态机(FSM)。诸如数字信号处理(DSP)和内置自测(BIST)之类的应用程序要求仅在特定情况下才能执行特定操作。因此,此类系统的最佳综合需要可重新配置的FSM。本文的目的是为具有输入复用和基于状态的输入选择(Reconfigurable FSMIM-S)体系结构的可重配置FSM创建框架。可重新配置的FSMIM-S体系结构是通过组合常规FSMIM-S体系结构和优化的多路复用器组(定义了操作模式)而构建的。为此,针对特定应用采用了一组FSM的描述。将获得所需的优化多路复用器组的问题转换为加权二部图匹配问题,其目的是以最小的成本迭代匹配集合中FSM的描述。作为解决方案,提出了一种基于迭代贪婪启发式的匈牙利算法。 MCNC FSM基准测试的实验结果表明,在现场可编程门阵列(FPGA)中,与基于变体的可重配置多路复用器组(VRMUX)相比,速度显着提高了30.43%,与基于组合的可重配置多路复用器组(CRMUX)相比,提高了9.14% )实施。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号