...
首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >A Formal Approach to Optimal Register Binding with Ordered Clocking for Clock-Skew Tolerant Datapaths
【24h】

A Formal Approach to Optimal Register Binding with Ordered Clocking for Clock-Skew Tolerant Datapaths

机译:时钟偏斜容忍数据路径的有序时钟优化寄存器绑定的形式化方法

获取原文
获取原文并翻译 | 示例
           

摘要

The impact of clock-skew on circuit timing increases rapidly as technology scales. As a result, it becomes important to deal with clock-skew at the early stages of circuit designs. This paper presents a novel datapath design that aims at mitigating the impact of clock-skew in high-level synthesis, by integrating margin (evaluated as the maximum number of clock-cycles to absorb clock-skew) and ordered clocking into high-level synthesis tasks. As a first attempt to the proposed datapath design, this paper presents a 0-1 integer linear programming formulation that focuses on register binding to achieve the minimum cost (the minimum number of registers) under given scheduling result. Experimental results show the optimal results can be obtained without increasing the latency, and with a few extra registers compared to traditional high-level synthesis design.
机译:随着技术的发展,时钟偏移对电路时序的影响迅速增加。结果,在电路设计的早期阶段处理时钟偏移变得很重要。本文提出了一种新颖的数据路径设计,旨在通过集成余量(评估为吸收时钟偏移的最大时钟周期数)并将有序时钟集成到高级综合中,从而减轻时钟偏移在高级综合中的影响。任务。作为提出的数据路径设计的首次尝试,本文提出了一种0-1整数线性规划公式,该公式着重于寄存器绑定以在给定的调度结果下实现最小成本(最小寄存器数量)。实验结果表明,与传统的高级综合设计相比,无需增加等待时间即可获得最佳结果,并且只需几个额外的寄存器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号