首页> 外文期刊>IEEE Transactions on Power Electronics >An Adaptively Biased Output-Capacitor-Free Low-Dropout Regulator With Supply Ripple Subtraction and Pole-Tracking-Compensation
【24h】

An Adaptively Biased Output-Capacitor-Free Low-Dropout Regulator With Supply Ripple Subtraction and Pole-Tracking-Compensation

机译:具有电源纹波减法和极轨道补偿的自适应偏置输出电容低压丢失调节器

获取原文
获取原文并翻译 | 示例
           

摘要

This article presents an adaptively biased output-capacitor-free low-dropout regulator that achieves high power supply rejection for wearable biomedical system-on-chips (SoCs). Adaptive biasing is implemented to achieve both fast transient responses and high power conversion efficiency, and the common-gate current feedback loop enhances the dc gain of the error amplifier by 10 dB. The proposed supply ripple subtraction reference buffer constitutes a reversed-phase power supply rejection (PSR) path that counteracts the increase in the output voltage due to the in-phase PSR path, and PSR is enhanced significantly in the range of 1 MHz. The proposed pole-tracking-compensation maintains sufficient phase margin over a wide load current range. Designed and fabricated in a 0.18 mu m CMOS process, the prototype silicon area is only 0.0113 mm(2). The total quiescent current is 8.6 mu A at no load current, and the maximum current efficiency is 98.8% at full load current of 20 mA.
机译:本文介绍了一种可自适应的偏置输出电容低压滴输出稳压器,可实现可穿戴生物医学系统(SOC)的高电源抑制。 实现自适应偏置以实现快速瞬态响应和高功率转换效率,并且公共栅极电流反馈回路增强了误差放大器的DC增益10dB。 所提出的供应纹波减法参考缓冲器构成反相电源抑制(PSR)路径,其抵消由于IN-相PSR路径引起的输出电压的增加,并且PSR在1MHz的范围内显着提高。 所提出的杆状跟踪补偿在宽负载电流范围内保持足够的相位余量。 在0.18μmcmos工艺中设计和制造,原型硅面积仅为0.0113mm(2)。 在无负载电流下,总静态电流为8.6μA,最大电流效率为20 mA的全负荷电流为98.8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号