首页> 外文期刊>IEEE transactions on device and materials reliability >Reduced-Code Static Linearity Test of Split-Capacitor SAR ADCs Using an Embedded Incremental $SigmaDelta$ Converter
【24h】

Reduced-Code Static Linearity Test of Split-Capacitor SAR ADCs Using an Embedded Incremental $SigmaDelta$ Converter

机译:使用嵌入式增量式 $ Sigma Delta $ 转换器

获取原文
获取原文并翻译 | 示例
           

摘要

Reduced-code techniques for an analog-to-digital converter (ADC) static linearity test have the potential to drastically reduce the number of necessary measurements for a complete static linearity characterization. These techniques take advantage of the repetitive operation of certain families of converters such as pipelines, successive-approximation registers (SARs), cyclic, etc. In this paper, we present a novel reduced-code technique for the static linearity test of split-capacitor SAR ADCs based on the on-chip generation and measurement of the major carrier transitions of the input digital-to-analog converter of the converter. The proposed test method does not require a test stimulus, and we show that the necessary measurements can be easily extracted by reconfiguring portions of the SAR into a low-resolution incremental Sigma Delta converter. The proposed technique is validated with both behavioral and electrical simulations of a 10-bit SAR ADC in a 65-nm CMOS technology.
机译:用于模数转换器(ADC)静态线性测试的简化代码技术有可能大幅度减少完整静态线性表征所需的测量次数。这些技术利用了某些转换器系列(例如流水线,逐次逼近寄存器(SAR),循环等)的重复操作。在本文中,我们提出了一种新颖的简化代码技术,用于分流电容器的静态线性测试SAR ADC基于片上生成和测量转换器的输入数模转换器的主要载波跃迁。所提出的测试方法不需要测试刺激,而且我们表明,通过将SAR的一部分重新配置为低分辨率增量Sigma Delta转换器,可以轻松提取必要的测量值。这项提议的技术已通过65nm CMOS技术中的10位SAR ADC的行为和电气仿真进行了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号