...
首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Self-timed dynamically pipelined adaptive signal processing system: a case study of DLMS equalizer for read channel
【24h】

Self-timed dynamically pipelined adaptive signal processing system: a case study of DLMS equalizer for read channel

机译:自定时动态流水线自适应信号处理系统:DLMS均衡器读取通道的案例研究

获取原文
获取原文并翻译 | 示例
           

摘要

Many pipelined adaptive signal processing systems are subject to a tradeoff between throughput and signal processing performance incurred by the pipelined adaptation feedback loops. In the conventional synchronous design regime, such throughput/performance tradeoff is typically fixed since the pipeline depth is usually determined in the design phase and remains unchanged in the run time. Nevertheless, in many real-life scenarios, the overall system performance can be potentially improved if we can run-time dynamically configure this tradeoff. With this motivation, we propose to apply self-timed pipeline, an alternative to synchronous pipeline, to implement the pipelined adaptive signal processing systems, in which the pipeline depth can be dynamically changed to realize run-time configurable throughput/performance tradeoffs. Based on a well-known high speed self-timed pipeline style, we developed architecture and circuit level design techniques to implement the self-timed pipelined adaptation feedback loop with configurable pipeline depth. We demonstrate the proposed design approach using a delayed least mean square (DLMS) adaptive equalizer for magnetic recording read channel. The data transfer rate in hard disk varies as the read head moves among tracks with different distance from the center of the disk platter. By adjusting the pipeline depth on-the-fly, the DLMS equalizer can dynamically track the best equalization performance allowed by the varying data transfer rates. Simulation result shows a significant performance improvement compared with its synchronous counterpart.
机译:许多流水线式自适应信号处理系统在流水线式自适应反馈回路引起的吞吐量和信号处理性能之间进行权衡。在常规的同步设计方案中,这种吞吐量/性能折衷通常是固定的,因为管线深度通常在设计阶段确定,并且在运行时保持不变。但是,在许多实际场景中,如果我们可以在运行时动态配置此折衷方案,则可以整体提高系统性能。以此动机,我们建议应用自同步流水线(作为同步流水线的替代方案)来实现流水线自适应信号处理系统,其中流水线深度可以动态更改,以实现运行时可配置的吞吐量/性能折衷。基于一种众所周知的高速自定时管线样式,我们开发了体系结构和电路级设计技术,以实现可配置管线深度的自定时管线自适应反馈回路。我们演示了使用延迟最小均方(DLMS)自适应均衡器的磁记录读取通道提出的设计方法。硬盘中的数据传输速率会随着读取头在距磁盘磁盘中心不同距离的磁道之间移动而变化。通过动态调整流水线深度,DLMS均衡器可以动态跟踪变化的数据传输速率所允许的最佳均衡性能。仿真结果表明,与之相比,其性能有了显着提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号