首页> 外文期刊>IEEE Design & Test of Computers Magazine >A rule-based design-for-testability rule checker
【24h】

A rule-based design-for-testability rule checker

机译:基于规则的可测试性设计规则检查器

获取原文
获取原文并翻译 | 示例
           

摘要

An automatic design-for-testability (DFT) rule checker that can be used during early design stages at the register-transfer level is described. The system uses expert-system technology to check the correspondence of a rule set to a register-transfer level description of the design. In addition, it runs quickly and interactively, supports hierarchical design by checking subcircuits and groups of subcircuits, and provides concrete references about possible rule violations in the circuit and advice on how to eliminate them. The system accepts arbitrary DFT rule sets as input and analyzes highly integrated circuits hierarchically. Its output provides the location of rule violations or, if there are no violations, DFT descriptions of the circuit and the analysis protocol.
机译:描述了一种可测试性自动设计(DFT)规则检查器,该规则检查器可在寄存器转移级别的早期设计阶段使用。该系统使用专家系统技术来检查规则集与设计的寄存器传输级别描述的对应关系。此外,它可以快速,交互地运行,通过检查子电路和子电路组来支持分层设计,并提供有关电路中可能违反规则的具体参考,以及如何消除这些规则的建议。该系统接受任意DFT规则集作为输入,并分层分析高度集成电路。它的输出提供规则违反的位置;如果没有违反,则提供电路和分析协议的DFT描述。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号