...
首页> 外文期刊>Computers, IEEE Transactions on >Design and Analysis of Inexact Floating-Point Adders
【24h】

Design and Analysis of Inexact Floating-Point Adders

机译:不精确浮点加法器的设计与分析

获取原文
获取原文并翻译 | 示例
           

摘要

Power has become a key constraint in nanoscale integrated circuit design due to the increasing demands for mobile computing and higher integration density. As an emerging computational paradigm, an inexact circuit offers a promising approach to significantly reduce both dynamic and static power dissipation for error-tolerant applications. In this paper, an inexact floating-point adder is proposed by approximately designing an exponent subtractor and mantissa adder. Related operations such as normalization and rounding are also dealt with in terms of inexact computing. An upper bound error analysis for the average case is presented to guide the inexact design; it shows that the inexact floating-point adder design is dependent on the application data range. High dynamic range images are then processed using the proposed inexact floating-point adders to show the validity of the inexact design; comparison results show that the proposed inexact floating-point adders can improve the power consumption and power-delay product by 29.98 and 39.60 percent, respectively.
机译:由于对移动计算的需求不断增加以及集成密度越来越高,功率已成为纳米级集成电路设计中的关键约束。作为新兴的计算范例,不精确电路提供了一种有前途的方法,可以显着降低容错应用的动态和静态功耗。通过近似设计指数减法器和尾数加法器,提出了一种不精确的浮点加法器。还涉及不精确计算方面的相关操作,例如归一化和舍入。提出了平均情况的上限误差分析,以指导不精确的设计。它表明不精确的浮点加法器设计取决于应用程序数据范围。然后使用建议的不精确浮点加法器处理高动态范围图像,以显示不精确设计的有效性;比较结果表明,所提出的不精确的浮点加法器可以分别将功耗和功耗乘积提高29.98%和39.60%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号