首页> 外文期刊>Computers & Digital Techniques, IET >Design and evaluation of a high throughput robust router for network-on-chip
【24h】

Design and evaluation of a high throughput robust router for network-on-chip

机译:用于片上网络的高吞吐量健壮路由器的设计和评估

获取原文
获取原文并翻译 | 示例
       

摘要

Network-on-chip (NoC) systems have been proposed to achieve high-performance computing where multiple processors are integrated into one chip. As the number of cores increases and the chips are scaled in the deep submicron technology, the NoC systems become subject to physical manufacture defects and running-time vulnerability, which result in faults. The faults affect the performance and functionality of the NoC systems and result in communication malfunctions. In this study, a fault tolerant router design with an adaptive routing algorithm that tolerates faults in the network links and the router components is proposed. The approach does not require the use of virtual channels and assures deadlock freedom. Furthermore, the experimental results show that the proposed architecture can tolerate multiple failures and prove robustness and fault tolerance with negligible impact on the performance.
机译:已经提出了片上网络(NoC)系统以实现将多个处理器集成到一个芯片中的高性能计算。随着内核数量的增加和芯片在深亚微米技术中的扩展,NoC系统变得容易受到物理制造缺陷和运行时漏洞的影响,从而导致故障。故障会影响NoC系统的性能和功能,并导致通信故障。在这项研究中,提出了一种具有自适应路由算法的容错路由器设计,该算法可以容忍网络链路和路由器组件中的故障。该方法不需要使用虚拟通道,并确保了死锁的自由。此外,实验结果表明,所提出的体系结构可以容忍多种故障,并证明其鲁棒性和容错性对性能的影响可以忽略不计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号