首页> 外文期刊>Computers & Digital Techniques, IET >Design and evaluation of variable stages pipeline processor with low-energy techniques
【24h】

Design and evaluation of variable stages pipeline processor with low-energy techniques

机译:低能耗技术的可变级管线处理器的设计与评估

获取原文
获取原文并翻译 | 示例
       

摘要

Enhancement of mobile computers requires high-performance computing with low-energy consumption. Variable stages pipeline (VSP) architecture, which reduces energy consumption and improves execution time by dynamically unifying the pipeline stages, is proposed to achieve this requirement. A VSP processor uses a special pipeline register called a latch D-flip-flop selector-cell (LDS-cell) that unifies the pipeline stages and prevents glitch propagation caused by stage unification under low-energy mode. The design of the fabricated VLSI of a VSP processor chip on 0.18 ;C;m CMOS technology is presented. An evaluation shows that the VSP processor consumes 13% less energy than a conventional one.
机译:增强移动计算机需要具有低能耗的高性能计算。为了实现这一要求,提出了可变级流水线(VSP)架构,该架构通过动态统一流水线级来减少能耗并缩短执行时间。 VSP处理器使用称为流水线D触发器选择器单元(LDS-cell)的特殊流水线寄存器,该寄存器统一了流水线级,并防止了在低能耗模式下由级统一引起的毛刺传播。提出了一种在0.18; C; m CMOS技术上制造的VSP处理器芯片的VLSI设计。评估表明,VSP处理器比常规处理器消耗的能源少13%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号