...
首页> 外文期刊>Computer architecture news >MBus: An Ultra-Low Power Interconnect Bus for Next Generation Nanopower Systems
【24h】

MBus: An Ultra-Low Power Interconnect Bus for Next Generation Nanopower Systems

机译:MBus:用于下一代纳微功率系统的超低功率互连总线

获取原文
获取原文并翻译 | 示例
           

摘要

As we show in this paper, I/O has become the limiting factor in scaling down size and power toward the goal of invisible computing. Achieving this goal will require composing optimized and specialized-yet reusable-components with an interconnect that permits tiny, ultra-low power systems. In contrast to today's interconnects which are limited by power-hungry pull-ups or high-overhead chip-select lines, our approach provides a superset of common bus features but at lower power, with fixed area and pin count, using fully synthe-sizable logic, and with surprisingly low protocol overhead. We present MBus, a new 4-pin, 22.6pJ/bit/chip chip-to-chip interconnect made of two "shoot-through" rings. MBus facilitates ultra-low power system operation by implementing automatic power-gating of each chip in the system, easing the integration of active, inactive, and activating circuits on a single die. In addition, we introduce a new bus primitive: power oblivious communication, which guarantees message reception regardless of the recipient's power state when a message is sent. This disentangles power management from communication, greatly simplifying the creation of viable, modular, and heterogeneous systems that operate on the order of nanowatts. To evaluate the viability, power, performance, overhead, and scalability of our design, we build both hardware and software implementations of MBus and show its seamless operation across two FPGAs and twelve custom chips from three different semiconductor processes. A three-chip, 2.2 mm~3 MBus system draws 8nW of total system standby power and uses only 22.6 pJ/bit/chip for communication. This is the lowest power for any system bus with MBus's feature set.
机译:正如我们在本文中所展示的,I / O已成为缩小尺寸和功耗以实现不可见计算目标的限制因素。要实现这一目标,就需要将经过优化的专用专用可重用组件与互连结构组合在一起,以实现纤巧,超低功耗的系统。与当今受耗电的上拉或高开销芯片选择线限制的互连相比,我们的方法提供了通用总线功能的超集,但功耗较低,具有固定的面积和引脚数,并且可完全合成逻辑,并且协议开销非常低。我们介绍MBus,这是一种新的4针,22.6pJ /位/芯片的芯片到芯片互连,它由两个“直通”环组成。 MBus通过对系统中的每个芯片实现自动门控,从而简化了单个芯片上的有源,非有源和激活电路的集成,从而促进了超低功耗系统的运行。此外,我们引入了一个新的总线原语:功率无关的通信,无论发送消息时接收者的电源状态如何,它都能确保接收消息。这使电源管理从通信中解脱出来,极大地简化了以纳瓦级为单位运行的可行,模块化和异构系统的创建。为了评估设计的可行性,功耗,性能,开销和可扩展性,我们构建了MBus的硬件和软件实现,并展示了其在两个FPGA和来自三个不同半导体工艺的十二个定制芯片之间的无缝运行。一个三芯片,2.2 mm〜3 MBus系统消耗8nW的系统待机总功率,仅使用22.6 pJ /位/芯片进行通信。这是具有MBus功能集的所有系统总线的最低功耗。

著录项

  • 来源
    《Computer architecture news》 |2015年第3期|629-641|共13页
  • 作者单位

    Electrical Engineering and Computer Science Department University of Michigan, Ann Arbor, MI 48109;

    Electrical Engineering and Computer Science Department University of Michigan, Ann Arbor, MI 48109;

    Electrical Engineering and Computer Science Department University of Michigan, Ann Arbor, MI 48109;

    Electrical Engineering and Computer Science Department University of Michigan, Ann Arbor, MI 48109;

    Electrical Engineering and Computer Science Department University of Michigan, Ann Arbor, MI 48109;

    Electrical Engineering and Computer Science Department University of Michigan, Ann Arbor, MI 48109;

    Electrical Engineering and Computer Science Department University of Michigan, Ann Arbor, MI 48109;

    Electrical Engineering and Computer Science Department University of Michigan, Ann Arbor, MI 48109;

    Electrical Engineering and Computer Science Department University of Michigan, Ann Arbor, MI 48109;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号