首页> 外文会议>42th Annual International Symposium on Computer Architecture >MBus: An ultra-low power interconnect bus for next generation nanopower systems
【24h】

MBus: An ultra-low power interconnect bus for next generation nanopower systems

机译:MBus:用于下一代纳功率系统的超低功率互连总线

获取原文
获取原文并翻译 | 示例

摘要

As we show in this paper, I/O has become the limiting factor in scaling down size and power toward the goal of invisible computing. Achieving this goal will require composing optimized and specialized—yet reusable—components with an interconnect that permits tiny, ultra-low power systems. In contrast to today's interconnects which are limited by power-hungry pull-ups or high-overhead chip-select lines, our approach provides a superset of common bus features but at lower power, with fixed area and pin count, using fully synthesizable logic, and with surprisingly low protocol overhead.
机译:正如我们在本文中所展示的,I / O已成为缩小尺寸和功耗以实现不可见计算目标的限制因素。要实现此目标,将需要组成经过优化和专门化但仍可重复使用的组件,并具有允许微型,超低功耗系统的互连。与受耗电上拉或高开销芯片选择线限制的当今互连相比,我们的方法使用完全可综合的逻辑,提供了通用总线功能的超集,但功耗较低,具有固定面积和引脚数,并且协议开销非常低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号