首页> 外文期刊>Circuits and systems >Multiplier Design Utilizing Tri Valued Logic for RLNS Based DSP Applications
【24h】

Multiplier Design Utilizing Tri Valued Logic for RLNS Based DSP Applications

机译:基于三值逻辑的RLNS DSP应用乘法器设计

获取原文
获取原文并翻译 | 示例
           

摘要

Residue Number System (RNS) has proved shaping the Digital Signal Processing (DSP) units into highly parallel, faster and secured entities. The computational complexity of the multiplication process for a RNS based design can be reduced by indulging Logarithmic Number System (LNS). The combination of these unusual number systems forms Residue Logarithmic Number System (RLNS) that provides simple internal architectures. Till date RLNS based processing units are designed for binary logic based circuits. In order to reduce the number of input output signals in a system, the concept of Multiple Valued Logic (MVL) is introduced in literature. In that course of research, this paper uses Tri Valued Logic (TVL) in RLNS technique proposed, to further reduce the chip area and delay value. Thus in this research work three different concepts are proposed, it includes the design of multiplier for RLNS based application for number of bits 8,16 and 32. Next is the utilization of TVL in the proposed multiplication structure for RLNS based system along with the error correction circuits for the ternary logarithmic and antilogarithmic conversion process. Finally the comparison of the two multiplication schemes with the existing research of multiplier design for RNS based system using booth encoding concepts. It can be found that the proposed technique using TVL saves on an average of about 63% of area occupied and 97% of delay value respectively than the existing technique.
机译:残数系统(RNS)已证明可将数字信号处理(DSP)单元塑造成高度并行,更快且安全的实体。通过使用对数系统(LNS),可以减少基于RNS的设计的乘法过程的计算复杂性。这些不寻常数字系统的组合形成了残数对数系统(RLNS),它提供了简单的内部体系结构。直到RLNS为止的处理单元都是为基于二进制逻辑的电路而设计的。为了减少系统中输入输出信号的数量,文献中引入了多值逻辑(MVL)的概念。在该研究过程中,本文采用了提出的RLNS技术中的三值逻辑(TVL),以进一步减小芯片面积和延迟值。因此,在这项研究工作中,提出了三个不同的概念,其中包括针对基于RLNS的应用程序的位数8,16和32的乘法器的设计。接下来是TVL在所建议的基于RLNS的系统的乘法结构中的利用以及误差三元对数和反对数转换过程的校正电路。最后,将两种乘法方案与使用展位编码概念的基于RNS的系统的乘法器设计的现有研究进行了比较。可以发现,与现有技术相比,所提出的使用TVL的技术分别平均节省了大约63%的占用面积和97%的延迟值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号