...
首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >Multi-resolution block matching algorithm and its VLSI architecture for fast motion estimation in an MPEG-2 video encoder
【24h】

Multi-resolution block matching algorithm and its VLSI architecture for fast motion estimation in an MPEG-2 video encoder

机译:MPEG-2视频编码器中用于快速运动估计的多分辨率块匹配算法及其VLSI架构

获取原文
获取原文并翻译 | 示例
           

摘要

This paper proposes a high-performance multi-resolution motion estimation algorithm (HMRME) for MPEG-2 video encoding, which satisfies high estimation performance and efficient very large scale integration (VLSI) implementation. HMRME is based on a characteristic that field motion vectors (MVs) are very similar to their corresponding frame MV. Firstly, HMRME performs frame-based motion estimation (ME) as follows: at the coarsest level, two MV candidates are found on the basis of minimum matching error. The two MV candidates from the coarsest level search and the other one based on spatial MV correlation are used as center points for three local searches at the middle level. At the finest level, a frame MV is obtained from a local search around a single candidate from the middle level search. Field MVs are estimated with the single MV candidate from the middle level search of frame ME as initial estimates at the finest level, without any coarser level searches. This paper also describes a VLSI architecture based on HMRME. This architecture is designed to provide a good tradeoff between on-chip memory size and I/O bandwidth with high throughput. We implemented this architecture with about 140 K gates and 2.5 K bytes static random access memory for a large search range of [-192.0, +191.5] by using a synthesizable Verilog HDL.
机译:本文提出了一种用于MPEG-2视频编码的高性能多分辨率运动估计算法(HMRME),该算法满足了较高的估计性能和有效的超大规模集成(VLSI)实现。 HMRME基于场运动矢量(MV)与它们对应的帧MV非常相似的特性。首先,HMRME如下执行基于帧的运动估计(ME):在最粗糙的级别上,基于最小匹配误差找到两个MV候选对象。来自最粗糙级别搜索的两个MV候选对象和另一个基于空间MV相关性的MV候选对象用作中层三个局部搜索的中心点。在最好的水平上,从围绕中间水平搜索的单个候选者的局部搜索中获得帧MV。场MV是以帧ME的中间层搜索中的单个MV候选作为最高级的初始估计来估计的,而没有任何更粗糙的搜索。本文还描述了基于HMRME的VLSI体系结构。该体系结构旨在以高吞吐量在片上存储器大小和I / O带宽之间提供良好的折衷。通过使用可综合的Verilog HDL,我们用大约140 K的门和2.5 K字节的静态随机存取存储器实现了该体系结构,可在[-192.0,+191.5]的较大搜索范围内使用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号