首页> 外文期刊>Circuits and Systems for Video Technology, IEEE Transactions on >A Hardware-Efficient Multi-Resolution Block Matching Algorithm and its VLSI Architecture for High Definition MPEG-Like Video Encoders
【24h】

A Hardware-Efficient Multi-Resolution Block Matching Algorithm and its VLSI Architecture for High Definition MPEG-Like Video Encoders

机译:一种高效硬件的多分辨率块匹配算法及其VLSI架构,适用于像MPEG的高清MPEG视频编码器

获取原文
获取原文并翻译 | 示例
           

摘要

High throughput, heavy bandwidth requirement, huge on-chip memory consumption, and complex data flow control are major challenges in high definition integer motion estimation hardware implementation. This paper proposes an efficient very large scale integration architecture for integer multi-resolution motion estimation based on optimized algorithm. There are three major contributions in this paper. First, this paper proposes a hardware friendly multi-resolution motion estimation algorithm well-suited for high definition video encoder. Second, parallel processing element (PE) array structure is proposed to implement three-level hierarchical motion estimation, only 256PEs are enough for one reference frame real-time high definition motion estimation by efficient PE reuse. Third, efficient on-chip reference pixel buffer sharing mechanism between integer and fractional motion estimation is proposed with almost 50% SRAM saving and memory bandwidth reduction. The proposed multi-resolution motion estimation algorithm reached a good balance between complexity and performance with rate distortion optimized variable block size motion estimation support. Also, we have achieved moderate logic circuit and on-chip SRAM consumption. The proposed architecture is well-suited for all MPEG-like video coding standards such as H.264, audio video coding standard, and VC-1.
机译:高吞吐量,高带宽需求,巨大的片上存储器消耗以及复杂的数据流控制是高清整数运动估计硬件实现中的主要挑战。提出了一种基于优化算法的整数多分辨率运动估计的高效超大规模集成架构。本文有三个主要贡献。首先,本文提出了一种非常适合高清视频编码器的硬件友好的多分辨率运动估计算法。其次,提出了并行处理单元(PE)阵列结构来实现三级分层运动估计,通过有效的PE重用,一个参考帧实时高清运动估计只有256个PE足够。第三,提出了整数和分数运动估计之间有效的片上参考像素缓冲器共享机制,节省了近50%的SRAM,并减少了存储带宽。提出的多分辨率运动估计算法在速率失真优化的可变块大小运动估计支持下,在复杂度和性能之间达到了良好的平衡。此外,我们还实现了适度的逻辑电路和片上SRAM消耗。所提出的体系结构非常适合所有类似MPEG的视频编码标准,例如H.264,音频视频编码标准和VC-1。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号