首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A Power-Aware Toggling-Frequency Actuator in Data-Toggling SRAM for Secure Data Protection
【24h】

A Power-Aware Toggling-Frequency Actuator in Data-Toggling SRAM for Secure Data Protection

机译:数据切换SRAM中的电源感知切换频率执行器,用于安全数据保护

获取原文
获取原文并翻译 | 示例
           

摘要

We propose a power-aware toggling-frequency actuator for an 1K-byte data-toggling SRAM. The actuator periodically toggles the stored data to balance the voltage stress in the SRAM cells to secure against data imprinting attacks. Our proposed actuator has three key features. First, our proposed actuator embodies a small duty cycle clock divider to divide the main clock and generate two toggling clocks. The small duty cycle clock minimizes toggling transistor turn-on time and reduces the leakage power in stand-by operation. Second, it leverages on the main clock of the data-toggling SRAM to generate the toggling clock without an additional clock generator. Third, our proposed actuator can scale the data toggling operation between high frequency for highly secure applications, and low frequency for low power applications. We implemented the 1K-byte data-toggling SRAM with the proposed toggling-frequency actuator based on 65nm CMOS technology. At higher toggling frequency (similar to 1MHz), the data-toggling SRAM features less than 5% imprinting effect. At lower toggling frequency (similar to 10kHz), the SRAM dissipates <0.1mW toggling power where the secure data protection is less critical. When compared against the reported counterpart with toggling clock of 50% duty cycle, our proposed data-toggling SRAM (with similar to 3% duty cycle clock divider) occupies similar to 31% smaller IC area and dissipates similar to 29% lower toggling power, resulting in an overall reduction of similar to 51% area x power product.
机译:我们提出了一种用于1K字节数据切换SRAM的动力感知切换频率执行器。执行器周期性地切换存储的数据以平衡SRAM单元中的电压应力以防止数据压印攻击。我们提出的执行器有三个关键特征。首先,我们的提出的执行器体现了一个小型占空比时钟分频器,用于划分主时钟并产生两个切换时钟。小占空比时钟最大限度地减少了切换晶体管接通时间,并降低待机操作中的漏电。其次,它利用数据切换SRAM的主时钟来生成切换时钟而无需额外的时钟发生器。第三,我们提出的执行器可以在高频率之间缩放高频应用之间的数据切换操作,以及低功耗应用的低频。我们利用基于65nm CMOS技术实现了具有所提出的切换频率执行器的1K字节数据切换SRAM。在更高的切换频率(类似于1MHz)时,数据切换SRAM的特征小于5%的印迹效果。在较低的切换频率(类似于10kHz),SRAM耗散<0.1mW的切换功率,安全数据保护不太关键。与报告的同行相比,通过转换时钟为50%占空比,我们提出的数据切换SRAM(与3%占空比时钟分频器类似)占用类似于31%的IC面积,并耗散类似于29%的降低转折功率,导致与51%面积X功率产品相似的总体减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号