首页> 外文期刊>Circuit World >Effects of conductor surface condition on signal integrity
【24h】

Effects of conductor surface condition on signal integrity

机译:导体表面状况对信号完整性的影响

获取原文
获取原文并翻译 | 示例
           

摘要

The evolution of digital electronic systems to ever-faster pulse rise times has placed increased demands on printed wiring board (PWB) materials. Signal loss associated with dielectric materials has driven development and commercialization of cost-effective low loss laminate materials. In order to provide a better understanding of conductor material and surface finish choices, efforts have been made to quantify the impacts of these factors on loss. An alternative test approach has been identified which provides a measure of conductor performance, decoupled from both system geometry and the influence of laminate material.
机译:数字电子系统向越来越快的脉冲上升时间的演进,对印刷线路板(PWB)材料提出了更高的要求。与介电材料相关的信号损耗推动了具有成本效益的低损耗层压材料的开发和商业化。为了更好地理解导体材料和表面光洁度的选择,已努力量化这些因素对损耗的影响。已经确定了另一种测试方法,该方法提供了一种测量导体性能的方法,该方法与系统几何形状和层压材料的影响无关。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号