首页> 外文会议>VLSI Design, Automation and Test, 2009. VLSI-DAT '09 >Co-calibration of capacitor mismatch and comparator offset for 1-bit/stage pipelined ADC
【24h】

Co-calibration of capacitor mismatch and comparator offset for 1-bit/stage pipelined ADC

机译:1位/级流水线ADC的电容器失配和比较器失调的共校准

获取原文

摘要

In this paper, we present a histogram-based two-phase calibration technique for capacitor mismatch and comparator offset of 1-bit/stage pipelined Analog-to-Digital Converters (ADCs). In the first phase, it calibrates the missing decision levels by capacitor resizing. Unlike previous works which require large capacitor arrays, only few switches are added to the circuit. The second phase performs missing code elimination. It achieves better calibrated linearity and provides better mismatch tolerance than the traditional digital calibration technique. Simulation results show that the proposed technique effectively improves both the static and dynamic performance.
机译:在本文中,我们提出了一种基于直方图的两相校准技术,用于电容器失配和1位/级流水线模数转换器(ADC)的比较器失调。在第一阶段,它通过调整电容器大小来校准丢失的决策水平。与以前的需要大型电容器阵列的工作不同,该电路仅添加了很少的开关。第二阶段执行缺失代码消除。与传统的数字校准技术相比,它可以实现更好的校准线性度并提供更好的失配容限。仿真结果表明,该技术有效地提高了静态和动态性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号