首页> 外文会议>VLSI Design, Automation and Test, 2009. VLSI-DAT '09 >System-level development and verification framework for high-performance system accelerator
【24h】

System-level development and verification framework for high-performance system accelerator

机译:高性能系统加速器的系统级开发和验证框架

获取原文

摘要

In this paper, we propose a framework to develop high-performance system accelerator at system-level. This framework is designed by integrating a virtual machine, an electronic system level platform, and an enhanced QEMU-SystemC. The enhancement includes a local master interface for fast memory transfer, and an interrupt handling hardware for software/hardware communication support that enables full system simulation. We have also developed a network virtual interface for our system to co-work with the real world network environment. Finally, the MD5 algorithm offload and the network offload engine are used as examples to demonstrate the proposed framework system for full system simulation.
机译:在本文中,我们提出了一个在系统级开发高性能系统加速器的框架。通过集成虚拟机,电子系统级平台和增强的QEMU-SystemC来设计此框架。增强功能包括用于快速存储器传输的本地主接口,以及用于软件/硬件通信支持的中断处理硬件,该硬件支持完整的系统仿真。我们还为系统开发了网络虚拟接口,以与现实世界的网络环境合作。最后,以MD5算法卸载和网络卸载引擎为例,演示了所提出的用于完整系统仿真的框架系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号