首页> 外文会议>VLSI Design, Automation and Test, 2009. VLSI-DAT '09 >Toward the integration of incremental physical synthesis optimizations
【24h】

Toward the integration of incremental physical synthesis optimizations

机译:整合增量物理综合优化

获取原文

摘要

In high-frequency microprocessor design, placement plays a significantly different role from that in large ASICs. Not only does it have to find a good global placement solution, placement needs tighter interaction with physical optimizations to improve every picosecond possible. This paper will introduce practical placement techniques that integrate buffering and gate sizing to maximize timing improvement in a standard-cell library based high-performance design flow. Combined with accurate timing models and analysis, these incremental placement techniques simultaneously consider multiple optimization options and make timing-optimal changes under the given timing model. These techniques are equipped with a ldquoDo-no-harmrdquo policy that makes them applicable in incremental optimization frameworks to reform critical subcircuits.
机译:在高频微处理器设计中,布局起着与大型ASIC明显不同的作用。它不仅需要找到一个好的全局布局解决方案,而且布局需要与物理优化进行更紧密的交互,以改善可能的每一皮秒。本文将介绍实用的布局技术,这些技术集成了缓冲和门控大小,以在基于标准单元库的高性能设计流程中最大程度地提高时序。结合精确的时序模型和分析,这些增量布局技术会同时考虑多个优化选项,并在给定的时序模型下进行时序最优的更改。这些技术都配备了“禁止干扰”策略,使它们适用于增量式优化框架以改革关键子电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号