首页> 外文会议>International Test Conference >Using on-chip test pattern compression for full scan SoC designs
【24h】

Using on-chip test pattern compression for full scan SoC designs

机译:使用片上测试模式压缩进行全扫描SOC设计

获取原文

摘要

In todays mixed signal System-on-Chip designs advanced Design-for-Test techniques become more and more important to meet test coverage and quality requirements. However, standard strategies often cannot be used because of design specific requirements like the limitation of available input and output pins. This paper describes the Design-for-Test strategy of the latest version of Motorola's chip family for a mixed signal application. Deterministic test pattern, which are generated using an ATPG tool, have been used to stimulate the design and achieve efficient and high test coverage. The memories are tested by using a memory BIST implementation. The limitation of available digital input and output pins is solved in two ways. Analog input pins have been modified to serve as digital pins in test mode. On-chip test pattern compression using a multiple input shift register (MISR) is used to reduce the number of required output pins. Failure diagnostic capabilities have been implemented to allow debug of failing devices. The paper describes the test strategy for the System-on-Chip device and outlines the design flow which was used to implement it.
机译:在今天的混合信号系统上,芯片系统的先进设计的测试技术可以越来越重要,以满足测试覆盖和质量要求。但是,由于设计特定要求,通常不能使用标准策略,例如可用输入和输出引脚的限制。本文介绍了用于混合信号应用的最新版本的摩托罗拉芯片系列的测试策略。使用ATPG工具产生的确定性测试模式已被用于刺激设计并实现高效和高测试覆盖率。通过使用存储器BIST实现来测试存储器。可用数字输入和输出引脚的限制以两种方式解决。模拟输入引脚已被修改为用作测试模式中的数字引脚。使用多输入移位寄存器(MISR)的片上测试模式压缩用于减少所需输出引脚的数量。已经实现了失败诊断功能以允许调试失败设备。本文描述了系统级芯片器件的测试策略,并概述了用于实现它的设计流程。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号