首页> 外文会议>International Symposium on Low Power Electronics and Design >Low power integrated scan-retention mechanism
【24h】

Low power integrated scan-retention mechanism

机译:低功率集成扫描保留机制

获取原文

摘要

This paper presents a methodology for unifying the scan mechanism and data retention in latches which leads to scannable latches with the data retention capability achieved at a very low power overhead during the active mode. A detailed analysis of power and area overhead is presented, with layout examples for various common latch styles. Implications of using different power gating techniques for reducing leakage during sleep mode on the design of retention latches are considered, including well biasing for leakage control and sharing wells between gated logic and retention latch devices.
机译:本文介绍了统一扫描机制和数据保留的方法,该锁存机构和数据保留导致可扫描的锁存器在活动模式期间在非常低的电源开销中实现的数据保持能力。提出了对电源和面积开销的详细分析,具有各种常用锁存样式的布局示例。考虑使用不同功率门控技术来减少睡眠模式期间泄漏的含义,包括井偏置漏电控制和在门控逻辑和保留闩锁装置之间共享井。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号