首页> 外文会议>Silicon Nanoelectronics Workshop >An Improved Hardware Accelaration Architecture of Binary Neural Network With 1T1R Array Based Forward/Backward Propagation Module
【24h】

An Improved Hardware Accelaration Architecture of Binary Neural Network With 1T1R Array Based Forward/Backward Propagation Module

机译:基于基于前/向后传播模块的1T1R阵列的二元神经网络的改进硬件加速架构

获取原文

摘要

An improved hardware acceleration architecture of RRAM based Binary Neural Networks (BNNs) is proposed and demonstrated. In the architecture, a 1T1R array-based propagation module is introduced and designed to realize the computing acceleration of fully parallel Vector-Matrix Multiplication (VMM) in both forward and backward propagation. By using the propagation module, high acceleration is achieved in both training (50×) and inference (273×) process.
机译:提出并演示了基于RRAM基二元神经网络(BNN)的改进的硬件加速架构。在架构中,引入了一种基于1T1R阵列的传播模块,并设计成在向前和向后传播中实现完全并行矢量矩阵乘法(VMM)的计算加速度。通过使用传播模块,在训练(50×)和推理(273×)过程中实现了高加速度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号