首页> 外文会议>IEEE East-West Design Test Symposium >A technique for low power, stuck-at fault diagnosable and reconfigurable scan architecture
【24h】

A technique for low power, stuck-at fault diagnosable and reconfigurable scan architecture

机译:一种低功耗,卡在故障诊断和可重新配置扫描架构的技术

获取原文

摘要

Power dissipation is a major issue with testing of designs having full scan architectures. The proposed scan technique minimizes toggle activity while scanning in test patterns. The method uses bit inversion technique to avoid toggles in scan flip-flops. The setup is dynamically configurable to one among the logic reversal structure and traditional scan while shift-in/shift-out of test patterns. Experimental results indicate that the average toggle activity is minimized substantially compared to California Scan architecture. It has features of full diagnosability of single stuck-at faults along the scan chain path.
机译:功耗是具有全扫描架构的设计测试的主要问题。所提出的扫描技术在扫描测试模式时最小化切换活动。该方法使用位反转技术来避免在扫描触发器中切换。设置在逻辑反转结构中的一个动态可配置,以及传统扫描,而转换/偏移测试模式。实验结果表明,与加州扫描架构相比,平均折叠活动最小化。它具有沿扫描链路径沿着扫描链路的单个卡住的完全诊断性的特征。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号