首页> 外文会议>Design, Automation Test in Europe Conference Exhibition >A Placement Algorithm for Superconducting Logic Circuits Based on Cell Grouping and Super-Cell Placement
【24h】

A Placement Algorithm for Superconducting Logic Circuits Based on Cell Grouping and Super-Cell Placement

机译:一种基于小区分组和超细电池放置的超导逻辑电路的放置算法

获取原文

摘要

This paper presents a novel clustering based placement algorithm for single flux quantum (SFQ) family of superconductive electronic circuits. In these circuits nearly all cells receive a clock signal and a placement algorithm that ignores the clock routing cost will not produce high quality solutions. To address this issue, proposed approach simultaneously minimizes the total wirelength of the signal nets and area overhead of the clock routing. Furthermore, construction of a perfect H-tree in SFQ logic circuits is not viable solution due to the resulting very high routing overhead and the in-feasibility of building exact zero-skew clock routing trees. Instead a hybrid clock tree must be used whereby higher levels of the clock tree (i.e., those closer to the clock source) are based on H-tree construction whereas lower levels of the clock tree follow a linear (i.e., chain-like) structure. The proposed approach is able to reduce the overall half-perimeter wirelength by 15% and area by 8% compared with state-of-the-art techniques.
机译:本文介绍了一种新的基于聚类的基于聚类的超导电子电路的单磁通量子(SFQ)系列的放置算法。在这些电路中,几乎所有单元都接收时钟信号和忽略时钟路由成本的放置算法不会产生高质量解决方案。为解决此问题,提出的方法同时最小化信号网的总电线和时钟路由的面积开销。此外,由于产生的非常高的路由开销和建立精确零偏斜时钟路由树的可行性,因此在SFQ逻辑电路中构建完美的H-Tree是不可行的解决方案。相反,必须使用混合时钟树,从而较高级别的时钟树(即,靠近时钟源的那些)基于H-Tree结构,而钟表的较低级别遵循线性(即,链状)结构。与最先进的技术相比,所提出的方法能够将整个半周边的Wirelengt达15%和面积减小8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号