首页> 外文会议>International Conference on Networking, Architecture, and Storage >Fast Way-Prediction Instruction Cache for Energy Efficiency and High Performance
【24h】

Fast Way-Prediction Instruction Cache for Energy Efficiency and High Performance

机译:快速方式 - 预测指令缓存,用于能效和高性能

获取原文

摘要

This paper introduces a new way-prediction scheme for achieving low energy consumption and high performance for set-associative instruction cache. The proposed scheme is based on the different cases of how program execution proceeds. By predicting for the sequential instruction flow and non-sequential one respectively, we can achieve a high way prediction hit rate. Since way-prediction doesnpsilat increase the cache access time, we call it fast way-prediction cache (FWPC). Then we implement FWPC for instruction cache on GS232 processor. The experimental results came from FPGA shows that it has very high way prediction hit rate, which is 97.932% on average. The energy dissipation of instruction cache is reduced by 64.83% compared to conventional cache at the cost of 0.2% performance penalty, in which the way prediction miss only cost 0.38% power.
机译:本文介绍了一种新的方式预测方案,用于实现对集合指令缓存的低能耗和高性能的新方法。拟议的计划是基于计划执行如何进行的不同案例。通过分别预测顺序指令流量和非顺序,我们可以实现高速度的预测命中率。由于方式 - 预测并不会增加缓存访问时间,因此我们称之为快速方式 - 预测缓存(FWPC)。然后我们在GS232处理器上实现FWPC进行指令缓存。实验结果来自FPGA,表明它具有非常高的预测击中率,平均值为97.932%。与常规高速缓存相比,指令高速缓存的能量耗散减少了64.83%,以0.2%的性能罚款,预测错过的方式仅为0.38%的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号