首页> 外文会议>International Conference of Signal Processing, Communications and Networking >High Speed VLSI Design CCMP AES Cipher for WLAN (IEEE 802.11i)
【24h】

High Speed VLSI Design CCMP AES Cipher for WLAN (IEEE 802.11i)

机译:WLAN的高速VLSI设计CCMP AES密码(IEEE 802.11i)

获取原文

摘要

The Advanced Encryption Standard (AES) algorithm has become the default choice for various security services in numerous applications. In this paper, we propose a high speed, non-pipelined FPGA implementation of the AES-CCMP (Counter-mode/CBC-MAC Protocol) cipher for wireless LAN using Xilinx development tools and Virtex-II Pro FPGA circuits. IEEE 802.11i defines the AES-based cipher system, which is operated on CCMP Mode. All the modules in this core are described by using Verilog 2001 language. The developed AES CCMP core is aimed at providing high speed with sufficient security. The encryption/decryption data path operates at 194/148MHz resulting in a throughput of 2.257 Gbits/sec for the encryption and 1.722 Gbits/sec for decryption. Compared to software implementation, migrating to hardware provides higher level of security and faster encryption speed. A comparison is provided between our design and similar existing implementations.
机译:高级加密标准(AES)算法已成为许多应用程序中各种安全服务的默认选择。在本文中,我们使用Xilinx开发工具和Virtex-II Pro FPGA电路提出了AES-CCMP(反模式/ CBC-MAC协议)密码的高速,非流水线FPGA实现。 IEEE 802.11i定义了基于AES的密码系统,该系统在CCMP模式下操作。该核心中的所有模块都是通过使用Verilog 2001语言来描述的。开发的AES CCMP核心旨在提供具有足够安全性的高速。加密/解密数据路径在194/148MHz运行,导致加密的2.257 Gbits / Sec的吞吐量,1.722 Gbits / Sec用于解密。与软件实现相比,迁移到硬件提供更高级别的安全性和更快的加密速度。我们的设计和类似现有实现之间提供了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号