【24h】

A Low Power Reconfigurable Encoder for Flash ADCs

机译:用于Flash ADC的低功耗可重新配置编码器

获取原文

摘要

The present analysis suggests a competent low power thermometer code to binary code converter anticipated for a 3 GS/s five bit flash analog to digital converter. The speed and power are the bottle neck parameters in the design of thermometer to binary code converter. With the aim of medium speed and low power dissipation, the first stage of encoder is designed using dynamic logic. To make the code more resilient to bubble errors, the last stage is designed in Wallace tree fashion with the help of four full adders. With the use of CADENCE tool, the proposed encoder is designed using 90 nm technology with a power supply of 1.2 V. The simulation results shows that maximum operating frequency of 3 GHz can be accomplished with a power dissipation of 2.424 mW which is a less value in comparison with other methods of implementation. The reconfigurable property of the proposed encoder makes it useful in reconfigurable flash ADCs.
机译:目前的分析表明,对于二进制码转换器的主管低功率温度计代码预计为3 GS / S五位闪光模数转换器。速度和功率是瓶颈参数在设计中为二进制码转换器的设计。通过中等速度和低功耗的目的,编码器的第一阶段使用动态逻辑设计。为了使代码更具弹性泡沫错误,最后阶段是在四个完整加法器的帮助下设计的华莱士树时尚。通过使用Cadence工具,所提出的编码器采用90nm技术设计,电源为1.2 V.仿真结果表明,3 GHz的最大工作频率可以通过功耗为2.424 mw,这是一个较小的值与其他实施方法相比。所提出的编码器的可重新配置属性使其可用于可重构的闪存ADC。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号