首页> 外文会议>IEEE International Conference on Computer-Aided Industrial Design Conceptual Design >Generation of memory architecture in operator design methodology
【24h】

Generation of memory architecture in operator design methodology

机译:操作员设计方法中的内存架构的生成

获取原文

摘要

Nowadays, traditional ASIC design methodology shows its limitations to meet the short time-to-market which is the hallmark of modern consumer electronic products, and great interests have been focused on high-level synthesis (HLS) in the past two decades. In this paper, the scheme for generation of the memory architecture in a novel HLS method named operator design methodology is proposed. The principle and process of operator design methodology is first presented, then the steps of mapping the data array and pointer in C description to the memory model in hardware description is demonstrated, finally a hardware implementation of a target algorithm is conducted based on the proposed memory generation scheme and the experiment results is compared with that of the SPARK tool by UC San Diego, which presents an 65% increase in the performance and 30% reduction in hardware cost under the constraint of 100MHz clock frequency.
机译:如今,传统的ASIC设计方法表明了满足现代消费电子产品的短暂上市的局限性,并且在过去二十年中,巨大的兴趣已经专注于高级别的合成(HLS)。在本文中,提出了一种在名为Operator设计方法的新型HLS方法中生成内存架构的方案。首先呈现操作员设计方法的原理和过程,然后对C描述中的数据阵列和指针映射到硬件描述中的存储模型的步骤,最后基于所提出的存储器进行目标算法的硬件实现通过UC San Diego的Spark工具的生成方案和实验结果将在100MHz时钟频率约为100MHz时钟频率的约束下提高了55%的性能增加和硬件成本的30%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号