首页> 外文会议>IEEE International Conference on Computer Design >Design tradeoffs for simplicity and efficient verification in the Execution Migration Machine
【24h】

Design tradeoffs for simplicity and efficient verification in the Execution Migration Machine

机译:在执行迁移机器中为简单和高效验证设计权衡

获取原文

摘要

As transistor technology continues to scale, the architecture community has experienced exponential growth in design complexity and significantly increasing implementation and verification costs. Moreover, Moore's law has led to a ubiquitous trend of an increasing number of cores on a single chip. Often, these large-core-count chips provide a shared memory abstraction via directories and coherence protocols, which have become notoriously error-prone and difficult to verify because of subtle data races and state space explosion. Although a very simple hardware shared memory implementation can be achieved by simply not allowing ad-hoc data replication and relying on remote accesses for remotely cached data (i.e., requiring no directories or coherence protocols), such remote-access-based directoryless architectures cannot take advantage of any data locality, and therefore suffer in both performance and energy. Our recently taped-out 110-core shared-memory processor, the Execution Migration Machine (EM2), establishes a new design point. On the one hand, EM2 supports shared memory but does not automatically replicate data, and thus preserves the simplicity of directoryless architectures. On the other hand, it significantly improves performance and energy over remote-access-only designs by exploiting data locality at remote cores via fast hardware-level thread migration. In this paper, we describe the design choices made in the EM2 chip as well as our choice of design methodology, and discuss how they combine to achieve design simplicity and verification efficiency. Even though EM2 is a fairly large design—110 cores using a total of 357 million transistors—the entire chip design and implementation process (RTL, verification, physical design, tapeout) took only 18 man-months.
机译:随着晶体管技术持续规模,架构社区的设计复杂性具有指数增长,并显着提高了实施和验证成本。此外,Moore的法律导致了单个芯片上越来越多的核心越来越多的趋势。通常,这些大型核心计数芯片通过目录和一致性协议提供共享的内存抽象,这使得由于细微的数据种族和状态空间爆炸而变得令人惊奇地且难以验证。尽管通过简单地不允许ad-hoc数据复制并依赖于远程访问远程缓存数据(即,不需要目录或一致性协议),但可以实现非常简单的硬件共享内存实现,但基于远程访问的无视架构不能采用任何数据局部的优势,因此都遭受性能和能量。我们最近录制的110核共享存储器处理器,执行迁移机(EM 2 ),建立了一个新的设计点。一方面,EM 2 支持共享内存,但不会自动复制数据,从而保留无目的地架构的简单性。另一方面,它通过快速硬件级线程迁移利用远程内核在远程核心处利用数据局部,显着提高了远程访问设计的性能和能量。在本文中,我们描述了在EM 2 芯片中制造的设计选择以及我们选择的设计方法,并讨论它们如何结合实现设计简单和验证效率。即使EM 2 是一个相当大的设计-110核心,总共使用3.57亿晶体管 - 整个芯片设计和实现过程(RTL,验证,物理设计,胶带)只花了18个月。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号