首页> 外文会议>International Workshop on Power and Timing Modeling, Optimization and Simulation >Clock Repeater Characterization for Jitter-Aware Clock Tree Synthesis
【24h】

Clock Repeater Characterization for Jitter-Aware Clock Tree Synthesis

机译:抖动感知时钟树合成时钟中继器特征

获取原文

摘要

This paper presents a simple jitter model for clock repeaters. The model is scalable and technology independent, which makes it suitable for integration in current clock tree synthesis algorithms. It is based on the timing characterization of a reference inverter, which can be performed for different process corners to account for process variability. Simulation results show that the model is accurate to within 10% for the most common inverter and NAND based repeaters.
机译:本文介绍了时钟中继器的简单抖动模型。该模型是可扩展的,技术独立,这使其适用于当前时钟树综合算法中的集成。它基于参考逆变器的定时表征,可以针对不同的过程角来执行以考虑过程变异性。仿真结果表明,该模型在最常见的逆变器和基于NAND基于逆变器的10%以内是10%以内。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号