首页> 外文会议>International Conference on VLSI Design >An efficient methodology for noise characterization
【24h】

An efficient methodology for noise characterization

机译:一种有效的噪声表征方法

获取原文

摘要

In the recent years, the impact of nanometer process technologies has increased capacitive coupling and causing signal noise. Static noise analysis has become the most adopted method for performing signal integrity (SI) checks. This method requires noise characterization data in ASIC cell libraries to avoid spice simulations during chip level analysis. Characterization of noise parameters (output current voltage characteristics, noise rejection and noise propagation) accounts for around 60% of the total ASIC library characterization cycle time. This paper describes a novel and optimal method of measuring different noise parameters using data trend analysis, curve-fitting and interpolation techniques. It aims at reducing the characterization runtime without any loss in data accuracy and also without requiring extra inputs from the users. A runtime improvement of 4/spl times/ has been demonstrated using this methodology.
机译:近年来,纳米工艺技术的影响增加了电容耦合并导致信号噪声。静态噪声分析已成为执行信号完整性(SI)检查的最常用方法。该方法需要ASIC小区库中的噪声表征数据,以避免在芯片级别分析期间的Spice模拟。噪声参数的表征(输出电流电压特性,噪声抑制和噪声传播)占ASIC图书馆表征周期时间的大约60%。本文介绍了使用数据趋势分析,曲线拟合和插值技术测量不同噪声参数的新颖和最佳方法。它旨在减少表征运行时,没有数据准确性的任何损失,也不需要来自用户的额外输入。使用该方法证明了4 / SPL时间/的运行时改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号