首页> 外文会议>International Conference on VLSI Design >A framework for distributed and hierarchical design-for-test
【24h】

A framework for distributed and hierarchical design-for-test

机译:分布式和分层设计的框架框架

获取原文

摘要

As we move into the system-on-chip era, test cost is becoming a significant portion of the total cost. Similarly, test synthesis, test pattern generation, pattern compression and pattern validation are consuming significant portion of the design cycle time. The volume of test generation and validation is high due to the size of the designs as well as the types of tests that are required to be run - scan test patterns for stuck-at and delay tests, logic and memory BIST patterns, IDDQ tests, burn-in tests, and several miscellaneous tests. Designs cannot be taped out without validated test patterns. At the same time, since design timing closure takes up a significant portion of the project time and the timing information is not available until late in the schedule, there is immense pressure on the DFT team to generate and validate patterns in a small time frame. This paper describes a framework for design-for-test which exploits both hierarchy and the inherent parallelism in the DFT jobs to run the jobs in a distributed computing environment so as to minimize the runtime impact.
机译:随着我们进入片上时代,测试成本正在成为总成本的重要部分。类似地,测试合成,测试模式生成,模式压缩和模式验证是消耗设计周期时间的重要部分。由于设计的大小以及所需的测试类型,测试生成和验证量高 - 扫描测试模式,用于卡住和延迟测试,逻辑和内存BIST模式,IDDQ测试,燃烧的测试,以及几种杂项测试。没有验证的测试模式,无法录制设计。同时,由于设计时序闭合占据项目时间的很大一部分,并且在时间表中迟到的时间信息不可用,因此在DFT团队中存在巨大的压力,以在小时间框架中生成和验证模式。本文介绍了一种用于设计的设计框架,它可以利用DFT作业中的层次结构和固有的并行性,以在分布式计算环境中运行作业,以便最小化运行时影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号