首页> 外文会议>International Conference on VLSI Design >A methodology and tooling enabling application specific processor design
【24h】

A methodology and tooling enabling application specific processor design

机译:一种方法和工具,可实现特定于应用程序设计

获取原文

摘要

This paper presents a highly efficient processor design methodology based on the LISA 2.0 language. Typically the architecture design phase is dominated by an iterative processor model refinement based on the results of hardware and software simulation and profiling. Thus, traditionally huge teams of hardware and software experts are required to design new programmable architectures. The proposed design flow reduces the design time and enables even non processor experts to overcome the typical design challenges. The presented design methodology is based on a workbench that automates the generation of all required software tools and furthermore closes the gap between high level modeling and hardware implementation via automatic generation of a register transfer level (RTL) model for the target processor. A case study demonstrates the design approach discussing the application specific instruction-set processor (ASIP) design for a fast Fourier transformation (FFT) algorithm. Several processor types such as SIMD and VLIW with various characteristics have been explored to find an optimal processor implementation for this algorithm.
机译:本文介绍了基于LISA 2.0语言的高效处理器设计方法。通常,架构设计阶段基于硬件和软件仿真和分析的结果,由迭代处理器模型细化主导。因此,传统的硬件和软件专家团队必须设计新的可编程架构。所提出的设计流程减少了设计时间,使非处理器专家即使是克服典型的设计挑战。所提出的设计方法基于工作台,该工作台可自动化所有所需的软件工具,并且通过自动生成目标处理器的寄存器传输级别(RTL)模型,缩短了高级建模和硬件实现之间的间隙。案例研究展示了讨论快速傅里叶变换(FFT)算法的应用特定指令集处理器(ASIP)设计的设计方法。已经探索了多种处理器类型,例如具有各种特性的SIMD和VLIW,以查找该算法的最佳处理器实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号