首页> 外文会议>International Conference on VLSI Design >Variable resizing for area improvement in behavioral synthesis
【24h】

Variable resizing for area improvement in behavioral synthesis

机译:变量调整为行为合成区域改善的大小

获取原文

摘要

High level synthesis tools transform an algorithmic description to a register transfer language (RTL) description of the hardware. The algorithm behavior is typically described in languages like C, C++ or their variants. The generated RTL is described in a hardware specification language like VHDL or Verilog. The size of the variables specified in the algorithm has a significant impact on the area of the generated hardware. The language accepted by the high level synthesis tools typically allow the size or bit width of a variable to be specified explicitly. This paper describes a method to automatically determine the minimum bit width of the variables from a performance profile. This would be effective to reduce the combinatorial and the non-combinatorial area of the generated hardware.
机译:高级合成工具将算法描述转换为硬件的寄存器传输语言(RTL)描述。算法行为通常用如C,C ++或其变体等语言描述。生成的RTL以硬件规范语言描述为VHDL或Verilog。算法中指定的变量的大小对所生成的硬件区域产生了重大影响。高级合成工具接受的语言通常允许明确指定变量的大小或比特宽度。本文介绍了一种自动确定变量的最小位宽与性能配置文件的方法。这将有效地减少生成硬件的组合和非组合区域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号