首页> 外文会议>International Conference on VLSI Design >Charge-recovery power clock generators for adiabatic logic circuits
【24h】

Charge-recovery power clock generators for adiabatic logic circuits

机译:绝热逻辑电路的充电恢复功率时钟发生器

获取原文

摘要

To get maximum energy efficiency from adiabatic logic circuits several charge-recovery power clock generators (PCGs) have been published in recent years. This paper compares and analyzes the performance and energy efficiency of various PCGs in a uniform test environment. The test benches are laid out in a standard 0.18 /spl mu/m CMOS technology and the results are mainly based on post layout simulations.
机译:为了获得绝热逻辑电路的最大能效,近年来已发布了几个充电恢复功率时钟发生器(PCG)。本文比较和分析了各种PCG在统一测试环境中的性能和能量效率。测试台在标准的0.18 / SPL MU / M CMOS技术中布置出来,结果主要基于布局后模拟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号