首页> 外文会议>International Conference on VLSI Design >SoC design methodology: a practical approach
【24h】

SoC design methodology: a practical approach

机译:SOC设计方法:一种实用的方法

获取原文

摘要

Today's deep sub-micron semiconductor technology has enabled large-scale integration of multi-million gates consisting of reusable intellectual property (IP), on-chip memory and user-defined logic on a single chip. The design of such SoC has introduced several challenges in terms of increased design complexity in the areas of functional verification, timing closure, physical design, signal integrity, reliability, manufacturing test and package design. This tutorial discusses a methodology that is based on the successful design of several digital dominated SoCs such as high-speed low-cost communications processors, VOP and DSL devices, high performance audio and video processors at Texas Instruments. It provides a complete breadth of digital chip design techniques. In addition, it covers some issues related to mixed-signal SoC and hierarchical design. Design tradeoffs are discussed to handle the SoC complexity, and yet meet the time-to-market demands. We review different methodologies that are followed in the industry to design these chips. Following topics are covered with examples to explain design challenges and the approaches used to address them: design planning; functional verification; design for test (DFT); synthesis, floor-planning and STA; design closure; manufacturing tests and future challenges.
机译:今天的深次微小半导体技术已经实现了由单个芯片上的可重复使用的知识产权(IP),片上存储器和用户定义逻辑组成的大百万门的大规模集成。这些SoC的设计在功能验证,定时闭合,物理设计,信号完整性,可靠性,制造测试和包装设计方面,在增加的设计复杂性方面引入了几个挑战。本教程讨论了一种基于几个数字主导的SOC的成功设计的方法,例如高速低成本通信处理器,VOP和DSL设备,德克萨斯乐器的高性能音频和视频处理器。它提供了一种完整的数字芯片设计技术。此外,它还涵盖了与混合信号SOC和分层设计有关的一些问题。讨论设计权衡以处理SoC复杂性,但达到市场上的需求。我们查看行业中遵循的不同方法来设计这些芯片。以下主题涉及示例以解释设计挑战和用于解决这些问题的方法:设计规划;功能验证;测试(DFT)设计;综合,落地规划和STA;设计封闭;制造测试和未来挑战。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号