首页> 外文会议>International Conference on VLSI Design >Algorithmic implementation of low-power high performance FIR filtering IP cores
【24h】

Algorithmic implementation of low-power high performance FIR filtering IP cores

机译:低功耗高性能冷冻滤波IP核的算法实现

获取原文

摘要

This paper presents two schemes for the implementation of high performance and low power FIR filtering intellectual property (IP) cores. Low power is achieved through the utilization of algorithms such as coefficient segmentation, block processing and combined segmentation and block processing algorithms. On the other hand, multiple data paths are utilized for achieving high performance. The paper presents the complete architectural implementation of these algorithms for high performance applications. The paper describes the design methodology, evaluation environment, and provides results which show up to 40% reduction in power consumption.
机译:本文介绍了实施高性能和低功耗过滤知识产权(IP)核心的两种方案。通过利用诸如系数分割,块处理和组合分割和块处理算法的算法来实现低功率。另一方面,利用多条数据路径来实现高性能。本文介绍了这些算法的完整架构实现,适用于高性能应用。本文介绍了设计方法,评价环境,并提供了高达40%的功耗降低了40%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号