【24h】

SMC: A shared memory based Space Wire Controller Solution

机译:SMC:基于共享的基于内存的空间线控制器解决方案

获取原文

摘要

Nowadays, as an emerging international standard, the SpaceWire buses become more and more popular in space applications, especially in the On Board Computer Systems. However, since most space CPUs have not integrated on-chip SpaceWire Controllers, it is important to design efficient SpaceWire Controllers with the assistance of external FPGA chips. As the speed of SpaceWire bus exceeds hundreds of Mbps, the SpaceWire Controller requires plenty of memory resources to send and receive packages. Nevertheless, the storage resources of radiation-tolerant space FPGA are severely constrained, especially for the commonly used antifuse FPGA families, i.e., actel RTAX series. Therefore, it is very critical and challenging to design a SpaceWire bus controller with few on-chip memory resource requirements. In this paper, we propose a novel design, SMC (Shared Memory based spacewire Controller). In SMC, the FPGA chip which implements the SpaceWire Controller is connected to the CPU memory buses; while the Shared Memory Chip, which contains the reading and writing FIFOs, is connected to the FPGA and shared by SpaceWire Controller and CPU. We carefully design the sub-modules of the SMC model, including the CPU interface module, SpaceWire transceiver module, flow controf modufe and SRAM arbitration access modufe, etc.. To enhance the system performance, we design an efficient interrupt-based packet sending and receiving mechanism. We implement the SMC fogic within an Actel A3P1000 FPGA, and evafuate its performance in a practicai OBC platform. Experimental results show that, our SMC design can effectively reduce the memory requirements of SpaceWire controllers, and provides an effective solution to implement SpaceWire Controller of CPU based on FPGA.
机译:如今,作为新兴国际标准,太空总线在太空应用中变得越来越受欢迎,特别是在船上的计算机系统中。然而,由于大多数空间CPU没有集成在芯片太空控制器,因此在外部FPGA芯片的帮助下设计高效的太空控制器。随着太空总线的速度超过数百名Mbps,太空控制器需要大量的内存资源来发送和接收包。然而,耐辐射空间FPGA的储存资源严重限制,特别是对于常用的反熔丝FPGA系列,即ACTEL RTAX系列。因此,设计具有芯片内存资源要求的太空总线控制器是非常关键和挑战性的。在本文中,我们提出了一种新颖的设计,SMC(基于共享存储器的太空控制器)。在SMC中,实现太空控制器的FPGA芯片连接到CPU存储总线;虽然包含读取和写入FIFO的共享存储器芯片连接到FPGA并由SpaceWire控制器和CPU共享。我们仔细设计了SMC型号的子模块,包括CPU接口模块,SpaceWire收发模块,流量反对Modufe和SRAM仲裁Access ModuFE等。为了提高系统性能,我们设计了一个基于中断的基于中断的数据包发送和接受机制。我们在Actel A3P1000 FPGA中实施SMC FOGIC,并在实践obc平台中摘下其性能。实验结果表明,我们的SMC设计可以有效降低太空控制器的内存要求,并提供了基于FPGA实现CPU的太空控制器的有效解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号