首页> 外文会议>International Conference on Inventive Computation Technologies >Low Power dissipation of 14-bit Pipelined ADC with Operational Amplifier
【24h】

Low Power dissipation of 14-bit Pipelined ADC with Operational Amplifier

机译:具有运算放大器的14位流水线ADC的低功耗耗散

获取原文

摘要

The design of 14 bit pipeline ADC has been carried out in the proposed research work by using TSMC 018μm technology. The design is implemented in LT SPICE SWICHER CAD -III Schematic Editor and the results are verified with LT spice and simulation is viewed in LT SPICE. The key design module is summarized here. 3-TIQ comparator is worn in the single stage of ADC. An analog multiplexer is used as DAC. An OPAMP has been used in analog adder. A unity gain inverting amplifier is designed by using an OPAMP for sample and hold circuit. An analog adder is designed by using OPAMP. Shift register has also been designed by using D flip-flop.
机译:通过使用TSMC018μM技术,在拟议的研究工作中进行了14位管线ADC的设计。该设计在LT Spice Swish CAD -III示意图中实现,并使用LT Spice验证结果,并在LT Spice中查看模拟。关键设计模块在此总结。 3-TIQ比较器在ADC的单一阶段佩戴。模拟多路复用器用作DAC。 Opamp已用于模拟加法器。 UNICS增益反相放大器是通过使用OPAMP进行样品和保持电路的设计设计的。模拟加法器是通过使用Opamp设计的。 Shift寄存器还通过使用D触发器设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号