首页> 外文会议>IEEE International IOT, Electronics and Mechatronics Conference >Phase Noise and Jitter Measurements in SEU-Hardened CMOS Phase Locked Loop Design
【24h】

Phase Noise and Jitter Measurements in SEU-Hardened CMOS Phase Locked Loop Design

机译:SEU硬化CMOS锁相环设计中的相位噪声和抖动测量

获取原文

摘要

Single event upset (SEU) is a significant problem in analog, digital, and mixed signal circuits. The extent of the attacks increases in radiation susceptible environments such as military and aerospace. Phase locked loop (PLL) is ubiquitous and usually employed as data recovery or clock signal in some electronic devices used in these environments. Single event transient causes ionizing particles to interact with the transistor and generate more leakage current that can result in malfunctioning of the transistor. A radiation hardened PLL is proposed whereby each block is designed to be SEU tolerant. Dual and triple redundancies are employed in the design of phase-frequency detector and frequency divider, respectively. The results show that the phase-locked loop operates from 3.5 to 4 GHz with the center frequency of 3.9 GHz. The phase noise of the voltage-controlled oscillator is estimated to be -109.5 dBc/Hz at 10 MHz offset frequency and the jitter is 128 ps at 3.9 GHz.
机译:单一事件令人不安(SEU)是模拟,数字和混合信号电路中的重大问题。 攻击的程度增加了军事和航空航天等辐射易感环境。 锁相环(PLL)是普遍的,通常用作这些环境中使用的一些电子设备中的数据恢复或时钟信号。 单个事件瞬态导致电离颗粒与晶体管相互作用,并产生可能导致晶体管发生故障的漏电流。 提出了一种辐射硬化的PLL,由此每个块设计为耐受性。 双和三重冗余分别用于设计频率检测器和分频器的设计。 结果表明,锁相环从3.5到4 GHz采用3.9GHz的中心频率操作。 电压控制振荡器的相位噪声估计为-109.5dBc / Hz,10 MHz偏移频率,抖动为3.9GHz为128 ps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号