首页> 外文学位 >A study of phase noise and jitter in submicron CMOS phase-locked loop circuits.
【24h】

A study of phase noise and jitter in submicron CMOS phase-locked loop circuits.

机译:对亚微米CMOS锁相环电路中的相位噪声和抖动的研究。

获取原文
获取原文并翻译 | 示例

摘要

Phase-locked loops (PLLs) are widely used in communication systems. With the continuously expanding of market for high speed, portable communication devices, low noise CMOS submicron integrated circuit designs of PLL for different applications are in large demand. In this dissertation, phase noise and jitter properties of PLL and its building blocks are investigated both at the physical and system levels.; At the physical level, hot carrier effect in submicron MOSFETs has been considered. As one of the most dominant noise sources of PLL, the voltage-controlled oscillator (VCO) is considered when investigating the noise degradation induced by the hot carrier effect. Experimental results of jitter degradation due to hot carrier effects are presented for different ring oscillator types VCOs designed in 0.5 mum n-well CMOS technology. An increase in RMS jitter by 25% and 10% decrease in oscillation frequency of VCO can be observed after 4 hours hot carrier stress. The hot carrier induced noise degradation on PLL is also presented based on the performance degradation in VCO. Simulation results show 40% decrease in VCO gain after 4 hours stress and a 23% decrease in damping factor and loop bandwidth. Moreover, degradation on PLL noise performance includes a left shift peak in phase noise and a 17% increase in RMS jitter.; At the system level, noise sources in a PLL system are investigated including the input reference noise, VCO noise and the frequency divider noise. Phase noise prediction method for PLL is developed. Experimental phase noise measurement results on 0.5 mum CMOS PLL systems based on different types of VCOs are in close agreement with the predicted phase noise. Therefore, the phase noise prediction method is verified. On the other hand, a 3 GHz adaptive bandwidth PLL based on LC-VCO is designed in 0.25 mum n-well CMOS technology to investigate the phase noise and jitter performance by varying the loop parameters. By considering the noise simulation results based on the adaptive bandwidth feature and the quality factor of the on-chip inductor, PLL loop parameters can be carefully chosen at the design phase to achieve an optimal noise performance.
机译:锁相环(PLL)广泛用于通信系统中。随着高速便携式通信设备市场的不断扩大,对用于不同应用的PLL的低噪声CMOS亚微米集成电路设计的需求量很大。本文在物理和系统两个层面研究了PLL及其构建模块的相位噪声和抖动特性。在物理层面,已经考虑了亚微米MOSFET中的热载流子效应。作为PLL最主要的噪声源之一,在研究由热载流子效应引起的噪声衰减时,应考虑使用压控振荡器(VCO)。针对采用0.5微米n阱CMOS技术设计的不同类型的环形振荡器VCO,介绍了由于热载流子效应引起的抖动降低的实验结果。在热载流子应力4小时后,可以观察到RMS抖动增加了25%,VCO的振荡频率降低了10%。基于VCO的性能下降,还介绍了热载波在PLL上引起的噪声下降。仿真结果表明,应力4小时后VCO增益降低40%,阻尼系数和环路带宽降低23%。此外,PLL噪声性能的下降包括相位噪声的左移峰值和RMS抖动增加17%。在系统级,研究了PLL系统中的噪声源,包括输入参考噪声,VCO噪声和分频器噪声。提出了一种用于锁相环的相位噪声预测方法。在基于不同类型VCO的0.5 um CMOS PLL系统上的实验相位噪声测量结果与预测的相位噪声非常吻合。因此,验证了相位噪声预测方法。另一方面,在0.25微米n阱CMOS技术中设计了基于LC-VCO的3 GHz自适应带宽PLL,以通过改变环路参数来研究相位噪声和抖动性能。通过考虑基于自适应带宽特性和片上电感器的品质因数的噪声仿真结果,可以在设计阶段仔细选择PLL环路参数,以实现最佳噪声性能。

著录项

  • 作者

    Zhang, Chi.;

  • 作者单位

    Louisiana State University and Agricultural & Mechanical College.;

  • 授予单位 Louisiana State University and Agricultural & Mechanical College.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2006
  • 页码 139 p.
  • 总页数 139
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号