首页> 外文会议>Conference on applications in electronics pervading industry, environment and society >VLSI Architectures for the Steerable-Discrete-Cosine-Transform (SDCT)
【24h】

VLSI Architectures for the Steerable-Discrete-Cosine-Transform (SDCT)

机译:可控离散余弦变换(SDCT)的VLSI架构

获取原文

摘要

Since frame resolution of modern video streams is rapidly growing, the need for more complex and efficient video compression methods arises. H.265/HEVC represents the state of the art in video coding standard. Its architecture is however not completely standardized, as many parts are only described at software level to allow the designer to implement new compression techniques. This paper presents an innovative hardware architecture for the Steerable Discrete Cosine Transform (SDCT), which has been recently embedded into the HEVC standard, providing better compression ratios. Such technique exploits directional DCT using basis having different orientation angles, leading to a sparser representation which translates to an improved coding efficiency. The final design is able to work at a frequency of 188 MHZ, reaching a throughput of 3.00 GSample/s. In particular, this architecture supports 8k UltraHigh Definition (UHD) (7680 × 4320) with a frame rate of 60 Hz, which is one of the best resolutions supported by HEVC.
机译:由于现代视频流的帧分辨率在迅速增长,因此需要更复杂和有效的视频压缩方法。 H.265 / HEVC代表了视频编码标准中的最新技术。但是,其架构尚未完全标准化,因为许多部分仅在软件级别进行了描述,以允许设计人员实施新的压缩技术。本文介绍了可控离散余弦变换(SDCT)的创新硬件体系结构,该体系结构最近已嵌入到HEVC标准中,可提供更好的压缩率。这样的技术利用具有不同取向角的基础来利用定向DCT,从而导致稀疏表示,这转化为改进的编码效率。最终设计能够以188 MHZ的频率工作,达到3.00 GSample / s的吞吐量。尤其是,此体系结构以60 Hz的帧速率支持8k超高清(UHD)(7680×4320),这是HEVC支持的最佳分辨率之一。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号