首页> 外文会议>International Conference on Information Technology >HPWL Formulation for Analytical Placement Using Gaussian Error Function
【24h】

HPWL Formulation for Analytical Placement Using Gaussian Error Function

机译:使用高斯误差函数进行分析放置的HPWL公式

获取原文

摘要

Placement is a crucial stage in the physical design of VLSI(Very Large Scale Integration). Analytical placer at this stage determines optical physical locations of cells in the chip while minimizing the total half-perimeter wirelength(HPWL) of the nets. The constraints imposed while minimizing the total HPWL of nets are non-overlapping of blocks, congestion, delay etc. This paper introduces a recursive smooth wirelength model for HPWL of a net using Gaussian error function, which can be used by analytical placers. The novelty of this model lies in approximating closely the HPWL of a net than other state-of-the-art wirelength models in the literature including log-sum-exponent(LSE), weighted average(WA), CHMAX and absolute wirelength(ABSWL) models. The HPWL accuracy of the proposed model for global and detailed placements for IBM ISPD 2004 benchmark suite shows less than 1% and 0.5% absolute errors in total wirelength in average respectively.
机译:放置是VLSI(超大规模集成)物理设计中的关键阶段。此阶段的分析放置器确定芯片中单元的光学物理位置,同时最小化网的总半周线长(HPWL)。最小化网络总HPWL时施加的约束是块的不重叠,拥塞,延迟等。本文介绍了一种使用高斯误差函数的网络HPWL递归平滑线长模型,该模型可用于分析布局器。该模型的新颖之处在于,与文献中包括对数和指数(LSE),加权平均(WA),CHMAX和绝对线长(ABSWL)的其他最新线长模型相比,网的HPWL更为接近。 ) 楷模。针对IBM ISPD 2004基准测试套件的全球布局和详细布局的建议模型的HPWL准确性显示,平均总线长平均绝对误差分别小于1%和0.5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号