首页> 外文会议>Symposium on VLSI Technology >A novel ALD SiBCN low-k spacer for parasitic capacitance reduction in FinFETs
【24h】

A novel ALD SiBCN low-k spacer for parasitic capacitance reduction in FinFETs

机译:新颖的ALD SiBCN低k隔离层,可降低FinFET的寄生电容

获取原文

摘要

FinFET has become the mainstream logic device architecture in recent technology nodes due to its superior electrostatic and leakage control [1,2,3,4]. However, parasitic capacitance has been a key performance detractor in 3D FinFETs. In this work, a novel low temperature ALD-based SiBCN material has been identified, with an optimized spacer RIE process developed to preserve the low-k value and provide compatibility with the down-stream processes. The material has been integrated into a manufacturable 14nm replacement-metal-gate (RMG) FinFET baseline with a demonstrated ~8% performance improvement in the RO delay with reliability meeting the technology requirement [4]. A guideline for spacer design consideration for 10nm node and beyond is also provided based on the comprehensive material properties and reliability evaluations.
机译:FinFET凭借其卓越的静电和泄漏控制功能,已成为最近技术节点中的主流逻辑器件架构[1,2,3,4]。但是,寄生电容已成为3D FinFET的关键性能下降因素。在这项工作中,已经确定了一种新型的基于低温ALD的SiBCN材料,并开发了一种优化的间隔物RIE工艺来保持低k值并提供与下游工艺的兼容性。该材料已集成到可制造的14nm替代金属栅极(RMG)FinFET基准中,在RO延迟方面表现出约8%的性能提升,并且可靠性满足了技术要求[4]。基于全面的材料性能和可靠性评估,还提供了10nm节点及以后的垫片设计注意事项指南。

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号