首页> 外文会议>International Conference on Reconfigurable Computing and FPGAs >A device-agnostic tool for precomputing legal placements in modular design flows
【24h】

A device-agnostic tool for precomputing legal placements in modular design flows

机译:一种用于预先计算模块化设计流程的法律展示的设备 - 无话学工具

获取原文

摘要

Recent research aiming to improve FPGA productivity has focused on modular design flows where modules can be compiled into a library of blocks that can be used to rapidly assemble designs. Rapid assembly is possible because compute intensive tasks, such as detailed local placement, are handled at module compile time. This paper presents a tool known as a preplacer that computes and stores all possible legal placements of a module at module compile time. The tool presented here distinguishes itself from previous efforts to solve the same problem by leveraging the open-source TORC device databases to support all modern Xilinx devices without manually extracting the RPM grid. Legal placements are calculated efficiently by first compressing the FPGA tile layout and then using a multi-step approach to eliminate illegal placements. The preplacer run-time is insignificant within the scope of module compilation times and quality of results are comparable to the previous architecture specific implementation.
机译:最近的研究旨在提高FPGA生产力的专注于模块化设计流,其中模块可以编译成可用于快速组装设计的块库。迅速装配是可能的,因为计算密集型任务,例如详细的本地放置,在模块编译时处理。本文介绍了一种称为预复印器的工具,可计算和存储模块在模块编译时模块的所有可能的法律放置。呈现的工具通过利用开源TORC设备数据库来支持所有现代Xilinx设备而不手动提取RPM网格来区分以往的努力来区分同一问题。通过首先压缩FPGA瓦片布局,然后使用多步方法来消除非法放置,有效地计算法律展示。预清算运行时间在模块编译时段的范围内是微不足道的,结果的质量与先前的架构特定实现相当。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号