首页> 外文会议>International Symposium on Parallel and Distributed Computing >Bitstreams Repository Hierarchy for FPGA Partially Reconfigurable Systems
【24h】

Bitstreams Repository Hierarchy for FPGA Partially Reconfigurable Systems

机译:FPGA部分可重新配置系统的比特流存储库层次结构

获取原文

摘要

In this paper we present a hierarchy of bitstreams repositories for FPGA-based networked and partially reconfigurable systems. These systems target embedded systems with very scarce hardware resources taking advantage of dynamic, specific and optimized architectures. Based on FPGA integrated circuits, they require a single FPGA with a network controller and less external memories to store reconfiguration software, bitstreams and buffer pools used by today’s standard communication protocols. Our measures, based on a real implementation, show that our repository hierarchy is functional and can download bitstreams with a reconfiguration speed ten times faster than known solutions.
机译:在本文中,我们为基于FPGA的网络和部分可重新配置系统提供了比特流储存库的层次结构。这些系统针对具有非常稀缺的硬件资源的嵌入式系统,利用动态,特定和优化的架构。基于FPGA集成电路,它们需要一个单个FPGA,具有网络控制器和更少的外部存储器,以存储当今标准通信协议使用的重新配置软件,比特流和缓冲池。我们的措施基于真实的实现,表明我们的存储库层次结构是功能性的,并且可以比已知解决方案快10倍的重新配置速度下载比特流。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号