首页> 外文会议>International Conference on Advanced Computing and Communication Systems >Implementation of a CMOS Operational Amplifier using Composite Cascode Stages
【24h】

Implementation of a CMOS Operational Amplifier using Composite Cascode Stages

机译:使用复合级联级的CMOS运算放大器的实现

获取原文

摘要

In this paper the design and implementation of a cascode amplifier stage based CMOS operational amplifier is presented. Cascode based operational amplifiers (op-amp) has the property that it is capable of handling input common mode (CM) signal levels close to operating supply voltages (VDD). Every transistor size in the op-amp is designed, validated and operated at VDD=1.5V. Incorporating higher bandwidth enables the amplifier circuit to operate for high speed applications and high gain supports the circuit to operate efficiently in a closed loop feedback system with reasonable stability. The main parameters considered are DC gain, slew rate, power dissipation, phase margin, unity gain bandwidth and CMRR. The proposed cascode amplifier stage is simulated using Cadence Virtuoso schematic editor, whereas the layout has been designed using Virtuoso. The designed op-amp using cascode stage amplifiers provide a DC voltage gain of 68.6dB and a UGB (unity gain bandwidth) of 420MHz at 0.2pF. The power dissipation is calculated to be 114μW, slew rate is 72.8V/μs, CMRR is approximately 102.6dB and occupied area is 0.032mm2.
机译:本文介绍了基于共源共栅放大器级的CMOS运算放大器的设计和实现。基于Cascode的运算放大器(op-amp)具有能够处理接近工作电源电压(V)的输入共模(CM)信号电平的特性 DD )。运算放大器中的每种晶体管尺寸都是按V设计,验证和运行的 DD = 1.5V。合并更高的带宽使放大器电路能够用于高速应用,而高增益则支持该电路在具有合理稳定性的闭环反馈系统中高效运行。考虑的主要参数是直流增益,压摆率,功耗,相位裕度,单位增益带宽和CMRR。建议的共源共栅放大器级是使用Cadence Virtuoso原理图编辑器模拟的,而布局是使用Virtuoso设计的。使用共源共栅级放大器设计的运算放大器在0.2pF时提供68.6dB的DC电压增益和420MHz的UGB(统一增益带宽)。计算得出的功耗为114μW,转换速率为72.8V /μs,CMRR约为102.6dB,占用面积为0.032mm 2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号